## Digitally Controlled Potentiometer (XDCP ${ }^{\text {TM }}$ )

The Intersil X9116 is a digitally controlled nonvolatile potentiometer designed to be used in trimmer applications. The pot consists of 15 equal resistor segments that connect to the wiper pin through programmable CMOS switches. The tap position is programmed through a 3-wire up/down serial port. The last position of the wiper is stored in a nonvolatile memory location which is recalled at the time of power up of the device.

The wiper moves through sequential tap positions with inputs on the serial port. A falling edge on INC (bar) causes the tap position to increment one position up or down based on whether the U/D (bar) pin is held high or low.

The X9116 can be used in many applications requiring a variable resistance. In many cases it can replace a mechanical trimmer and offers many advantages such as temperature and time stability as well as the reliability of a solid state solution.

## Features

- Solid-state nonvolatile
- 16 wiper taps
- 3-wire up/down serial interface
- $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ and 5 V
- Active current $<50 \mu \mathrm{~A}$ max.
- Standby current $<1 \mu \mathrm{~A}$ max.
- $\mathrm{R}_{\text {TOTAL }}=10 \mathrm{k} \Omega$
- Packages: 8 Ld MSOP, 8 Ld SOIC
- Pb-free plus anneal available (RoHS compliant)


## Pinout



## Block Diagram



## Ordering Information

| PART NUMBER (BRAND) | PART MARKING | $\mathrm{V}_{\mathrm{CC}}$ LIMITS <br> (V) | $\mathrm{R}_{\text {TOTAL }}$ (k $\Omega$ ) | TEMP. RANGE ( ${ }^{\circ} \mathrm{C}$ ) | PACKAGE | PKG. DWG. \# |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| X9116WM8T1 | AAZ | $5 \mathrm{~V} \pm 10 \%$ | 10 | 0 to +70 | 8 Ld MSOP Tape and Reel | M8.118 |
| X9116WM8ZT1 (Note) | AKY |  |  | 0 to +70 | 8 Ld MSOP (Pb-free) Tape and Reel | M8.118 |
| X9116WM8I* | AFL |  |  | -40 to +85 | 8 Ld MSOP | M8.118 |
| X9116WM8IZ* (Note) | DCG |  |  | -40 to +85 | 8 Ld MSOP (Pb-free) | M8.118 |
| X9116WS8* | X9116W |  |  | 0 to +70 | 8 Ld SOIC | M8.15 |
| X9116WS8Z* (Note) | X9116W Z |  |  | 0 to +70 | 8 Ld SOIC (Pb-free) | M8.15 |
| X9116WS8I* | X9116W I |  |  | -40 to +85 | 8 Ld SOIC | M8.15 |
| X9116WS8IZ* (Note) | X9116W ZI |  |  | -40 to +85 | 8 Ld SOIC (Pb-free) | M8.15 |
| X9116WM8-2.7** | AFK | -2.7-5.5 |  | 0 to +70 | 8 Ld MSOP | M8.118 |
| X9116WM8Z-2.7* (Note) | AOJ |  |  | 0 to +70 | 8 Ld MSOP (Pb-free) | M8.118 |
| X9116WM8I-2.7* | ABA |  |  | -40 to +85 | 8 Ld MSOP | M8.118 |
| X9116WM8IZ-2.7* (Note) | AKS |  |  | -40 to +85 | 8 Ld MSOP (Pb-free) | M8.118 |
| X9116WS8-2.7* | X9116W F |  |  | 0 to +70 | 8 Ld SOIC | M8.15 |
| X9116WS8Z-2.7* (Note) | X9116W ZF |  |  | 0 to +70 | 8 Ld SOIC (Pb-free) | M8.15 |
| X9116WS8I-2.7* | X9116W G |  |  | -40 to +85 | 8 Ld SOIC | M8.15 |
| X9116WS8IZ-2.7* (Note) | X9116W ZG |  |  | -40 to +85 | 8 Ld SOIC (Pb-free) | M8.15 |

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and $100 \%$ matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.
*Add "T1" suffix for tape and reel.
**Add "T2" suffix for tape and reel.

## Pin Descriptions

## $V_{H} / R_{H}$ and $V_{L} / R_{L}$

The high $\left(V_{H} / R_{H}\right)$ and low $\left(V_{L} / R_{L}\right)$ terminals of the X 9116 are equivalent to the fixed terminals of a mechanical potentiometer. The minimum voltage is $\mathrm{V}_{S S}$ and the maximum is $\mathrm{V}_{\mathrm{Cc}}$.
$V_{w} / R_{w}$
$R_{w} / R_{w}$ is the wiper terminal and is equivalent to the movable terminal of a mechanical potentiometer. The position of the wiper within the array is determined by the control inputs. The wiper terminal series resistance is typically $200 \Omega$ to $400 \Omega$ depending upon $\mathrm{V}_{\mathrm{CC}}$.

## Up/Down (U/D)

The $U / \bar{D}$ input controls the direction of the wiper movement and whether the counter is incremented (up) or decremented (down).

## Increment (INC)

The $\overline{\mathrm{INC}}$ input is negative-edge triggered. Toggling $\overline{\mathrm{INC}}$ will move the wiper and either increment or decrement the counter in the direction indicated by the logic level on the $U \bar{D}$ input.

## Chip Select ( $\overline{C S}$ )

The device is selected when the $\overline{\mathrm{CS}}$ input is LOW. The current counter value is stored in nonvolatile memory when $\overline{\mathrm{CS}}$ is returned HIGH while the $\overline{\mathrm{INC}}$ input is also HIGH. After the store operation is complete the X9116 will be placed in the low power standby mode until the device is selected once again.

## Pin Descriptions

| SYMBOL | DESCRIPTION |
| :---: | :--- |
| $\mathrm{V}_{\mathrm{H}} / R_{\mathrm{H}}$ | High Terminal |
| $\mathrm{V}_{\mathrm{W}} / R_{\mathrm{W}}$ | Wiper Terminal |
| $\mathrm{V}_{\mathrm{L}} / \mathrm{R}_{\mathrm{L}}$ | Low Terminal |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{U} / \overline{\mathrm{D}}$ | Up/Down Control Input |
| $\overline{\mathrm{INC}}$ | Increment Control Input |
| $\overline{\mathrm{CS}}$ | Chip Select Input |

## Principles of Operation

There are three sections of the X9116: the input control, counter and decode section; the nonvolatile memory; and the resistor array. The input control section operates just like an up/down counter. The output of this counter is decoded to turn on a single electronic switch connecting a point on the resistor array to the wiper output. Under the proper conditions the contents of the counter can be stored in nonvolatile memory and retained for future use. The resistor array is comprised of 15 individual resistors connected in series. At either end of the array and between each resistor is an electronic switch that transfers the potential at that point to the wiper pin.

The wiper, when at either fixed terminal, acts like its mechanical equivalent and does not move beyond the last position. That is, the counter does not wrap around when clocked to either extreme.

The electronic switches on the device operate in a "make before break" mode when the wiper changes tap positions. If the wiper is moved several positions, multiple taps are connected to the wiper for $\mathrm{t}_{\mathrm{IW}}\left(\overline{\mathrm{INC}}\right.$ to $\mathrm{V}_{\mathrm{W}}$ change). The $\mathrm{R}_{\text {TOTAL }}$ value for the device can temporarily be reduced by a significant amount if the wiper is moved several positions.

When the device is powered-down, the last wiper position stored will be maintained in the nonvolatile memory. When power is restored, the contents of the memory are recalled and the wiper is set to the value last stored.

## Instructions and Programming

The $\overline{\mathrm{INC}}, U / \overline{\mathrm{D}}$ and $\overline{\mathrm{CS}}$ inputs control the movement of the wiper along the resistor array. With $\overline{\mathrm{CS}}$ set LOW, the device is selected and enabled to respond to the U/D and $\overline{\mathrm{INC}}$ inputs. HIGH to LOW transitions on $\overline{\mathrm{INC}}$ will increment or decrement (depending on the state of the U/ $\overline{\mathrm{D}}$ input) a four bit counter. The output of this counter is decoded to select one of 16 wiper positions along the resistive array.
The value of the counter is stored in nonvolatile memory whenever $\overline{\mathrm{CS}}$ transitions HIGH while the $\overline{\mathrm{INC}}$ input is also HIGH.

The system may select the X9116, move the wiper, and deselect the device without having to store the latest wiper position in nonvolatile memory. After the wiper movement is performed as described above and once the new position is reached, the system must keep $\overline{\mathrm{INC}}$ LOW while taking $\overline{\mathrm{CS}}$ HIGH. The new wiper position will be maintained until changed by the system or until a power-up/down cycle recalls the previously stored data.

This procedure allows the system to always power-up to a preset value stored in nonvolatile memory; then during system operation, minor adjustments could be made. The adjustments might be based on user preference, system parameter changes due to temperature drift, etc.
The state of U/D may be changed while $\overline{\mathrm{CS}}$ remains LOW. This allows the host system to enable the device and then move the wiper up and down until the proper trim is attained.

## Mode Selection

| $\overline{\mathbf{C S}}$ | $\overline{\text { INC }}$ | UID | MODE |
| :---: | :---: | :---: | :--- |
| L | $\mathbf{L}$ | H | Wiper Up |
| L | L | L | Wiper Down |
| $\boldsymbol{\sim}$ | H | X | Store Wiper Position |
| H | X | X | Standby Current |
| $\boldsymbol{\sim}$ | L | X | No Store, Return to Standby |

Symbol Table

| WAVEFORM | Must be <br> steady | Will be <br> steady |
| :--- | :--- | :--- |
|  | May change <br> from Low to <br> High <br> May change <br> from High to <br> Low | Will change <br> from Low to <br> High <br> Will change <br> from High to <br> Low |
| Don't Care: |  |  |
| Changes |  |  |
| Allowed |  |  |
| N/A |  |  |$\quad$| Changing: |
| :--- |
| State Not |
| Known |
| Center Line |
| is High |
| Impedance |


| Absolute Maximum Ratings |  |
| :---: | :---: |
| Temperature under bias | $-65^{\circ} \mathrm{C}$ to $+135^{\circ} \mathrm{C}$ |
| Storage temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Voltage on CS, INC, U/D, $\mathrm{V}_{\mathrm{H}} / \mathrm{R}_{\mathrm{H}}, \mathrm{V}_{\mathrm{L}} / \mathrm{R}_{\mathrm{L}}$ and $\mathrm{V}_{\mathrm{CC}}$ with respect to $\mathrm{V}_{\mathrm{SS}}$. | -1 V to +7V |
| $\Delta \mathrm{V}=\mid \mathrm{V}_{\mathrm{H}} / \mathrm{R}_{\mathrm{H}}-\mathrm{V}_{\mathrm{L}} / \mathrm{R}_{\mathrm{L}} \mathrm{l}$. | 5.5 V |
| Lead temperature (soldering, 10 seconds) | $+300^{\circ} \mathrm{C}$ |
| IW (10 seconds) | $\pm 10.0 \mathrm{~mA}$ |

## Recommended Operating Conditions

| Temperature Range |  |
| :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Industrial. | .$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Supply Voltage ( $\mathrm{V}_{\mathrm{C}}$ ) Limits |  |
| X9116. | $5 \mathrm{~V} \pm 10 \%$ |
| X9116-2.7. | 2.7 V to 5.5 V |

CAUTION: Stresse above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

Potentiometer Specifications Over recommended operating conditions unless otherwise stated

| SYMBOL | PARAMETER | TEST CONDITIONS/NOTES | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {TOTAL }}$ | End to end resistance variation |  | -20 |  | +20 | \% |
| $\mathrm{V}_{\mathrm{VH}}$ | $\mathrm{V}_{\mathrm{H}} / \mathrm{R}_{\mathrm{H}}$ terminal voltage | $\mathrm{V}_{\text {SS }}=0 \mathrm{~V}$ | $\mathrm{V}_{\text {SS }}$ |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{VL}}$ | $\mathrm{V}_{\mathrm{L}} / \mathrm{R}_{\mathrm{L}}$ terminal voltage | $\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$ | $\mathrm{V}_{\text {SS }}$ |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
|  | Power rating | $\mathrm{R}_{\text {TOTAL }}=10 \mathrm{k} \Omega$ |  |  | 10 | mW |
| $\mathrm{R}_{\mathrm{W}}$ | Wiper resistance | $\mathrm{I}_{\mathrm{W}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  | 200 | 400 | $\Omega$ |
| $\mathrm{R}_{\mathrm{W}}$ | Wiper resistance | $\mathrm{I}_{\mathrm{W}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ |  | 400 | 1000 | $\Omega$ |
| IW | Wiper current |  | -5.0 |  | +5.0 | mA |
|  | Noise | Ref: 1kHz |  | -120 |  | $\mathrm{dBV} \sqrt{\mathrm{Hz}}$ |
|  | Resolution |  |  | 6 |  | \% |
|  | Absolute linearity (Note 1) | $\mathrm{V}_{\mathrm{w}(\mathrm{n})(\text { actual }}-\mathrm{V}_{\mathrm{w}(\mathrm{n}) \text { (expected) }}$ | -1 |  | +1 | MI (Note 3) |
|  | Relative linearity (Note 2) | $V_{w(n+1)}-\left[V_{w(n)}+M_{l}\right]$ | -0.2 |  | +0.2 | MI (Note 3) |
|  | $\mathrm{R}_{\text {TOTAL }}$ temperature coefficient |  |  | $\pm 300$ |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
|  | Ratiometric temperature coefficient |  |  |  | $\pm 20$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{C}_{\mathrm{H}} / \mathrm{C}_{\mathrm{L}} / \mathrm{C}_{\mathrm{W}}$ | Potentiometer capacitances | See Circuit \#3 |  | 10/10/25 |  | pF |

NOTES:

1. Absolute linearity is utilized to determine actual wiper voltage versus expected voltage $=\left(\mathrm{V}_{\mathrm{w}(\mathrm{n})}(\right.$ actual $\left.)-\mathrm{V}_{\mathrm{w}(\mathrm{n})}(\operatorname{expected})\right)= \pm 1 \mathrm{Ml}$ Maximum.
2. Relative linearity is a measure of the error in step size between taps $=V_{W(n+1)}-\left[V_{W(n)}+\mathrm{Ml}\right]= \pm 0.2 \mathrm{MI}$.
3. $1 \mathrm{MI}=$ Minimum Increment $=\mathrm{R}_{\mathrm{TOT}} / 15$.

DC Electrical Specifications Over recommended operating conditions unless otherwise specified

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN | TYP (Note 4) | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {I CC1 }}$ | $\mathrm{V}_{\mathrm{CC}}$ active current (Increment) | $\begin{aligned} & \overline{\overline{\mathrm{CS}}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{U} / \overline{\mathrm{D}}=\mathrm{V}_{\mathrm{IL}} \text { or } \mathrm{V}_{\mathrm{IH}} \text { and } \\ & \overline{\mathrm{INC}}=0.4 \mathrm{~V} / 2.4 \mathrm{~V} @ \max \mathrm{t}_{\mathrm{CYC}} \end{aligned}$ |  |  | 150 | $\mu \mathrm{A}$ |
| ICC2 | $\mathrm{V}_{\text {CC }}$ active current (Store) (EEPROM Store) | $\begin{aligned} & \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{IH}}, \mathrm{U} / \overline{\mathrm{D}}=\mathrm{V}_{\mathrm{IL}} \text { or } \mathrm{V}_{\mathrm{IH}} \text { and } \\ & \overline{\mathrm{INC}}=\mathrm{V}_{\mathrm{IH}} @ \max \mathrm{t}_{\mathrm{WR}} \end{aligned}$ |  |  | 400 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {SB }}$ | Standby supply current | $\begin{aligned} & \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V}, \mathrm{U} / \overline{\mathrm{D}} \text { and } \overline{\mathrm{NC}}=\mathrm{V}_{\mathrm{SS}} \text { or } \\ & \mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V} \end{aligned}$ |  |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{LI}}$ | $\overline{\mathrm{CS}}, \overline{\mathrm{INC}}, \mathrm{U} / \overline{\mathrm{D}}$ input leakage current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {SS }}$ to $\mathrm{V}_{\mathrm{CC}}$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IH}}$ | $\overline{\mathrm{CS}}, \overline{\mathrm{INC}}, \mathrm{U} / \overline{\mathrm{D}}$ input HIGH voltage |  | 2V |  | $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | $\overline{\mathrm{CS}}, \overline{\mathrm{NNC}}, \mathrm{U} / \overline{\mathrm{D}}$ input LOW voltage |  | -0.5 |  | 0.8 | V |
| $\mathrm{C}_{\text {IN }}($ Note 5) | $\overline{\mathrm{CS}}, \overline{\mathrm{INC}}, \mathrm{U} / \overline{\mathrm{D}}$ input capacitance | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \\ & \mathrm{f}=1 \mathrm{MHz} \end{aligned}$ |  |  | 10 | pF |

4. Typical values are for $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ and nominal supply voltage.
5. This parameter is periodically sampled and not $100 \%$ tested.

Endurance And Data Retention

| PARAMETER | MIN | UNIT |
| :---: | :---: | :---: |
| Minimum endurance | 100,000 | Data changes per bit |
| Data retention | 100 | Years |

## Test Circuit \#1



Test Circuit \#2


Circuit \#3 SPICE Macro Model


## A.C. Conditions of Test

| Input pulse levels | 0 V to 3 V |
| :--- | :--- |
| Input rise and fall times | 10 ns |
| Input reference levels | 1.5 V |

DC Electrical Specifications Over recommended operating conditions unless otherwise specified

| SYMBOL | PARAMETER | MIN | TYP (NOTE 6) | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {Cl }}$ | $\overline{\mathrm{CS}}$ to $\overline{\mathrm{INC}}$ setup | 100 |  |  | ns |
| $t_{\text {ID }}$ | $\overline{\mathrm{INC}} \mathrm{HIGH}$ to U/D change | 100 |  |  | ns |
| ${ }^{t} \mathrm{D}$ I | U/D to $\overline{\mathrm{INC}}$ setup | 2.9 |  |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{IL}}$ | $\overline{\text { INC LOW period }}$ | 1 |  |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{IH}}$ | $\overline{\mathrm{INC}} \mathrm{HIGH}$ period | 1 |  |  | $\mu \mathrm{s}$ |
| $t_{l}$ | $\overline{\mathrm{INC}}$ inactive to $\overline{\mathrm{CS}}$ inactive | 1 |  |  | $\mu \mathrm{s}$ |
| ${ }^{\text {t }}$ CPH | $\overline{\mathrm{CS}}$ deselect time (STORE) | 10 |  |  | ms |
| $\mathrm{t}_{\text {IW }}$ | $\overline{\text { INC }}$ to Vw change |  | 1 | 5 | $\mu \mathrm{s}$ |
| ${ }^{\text {t }} \mathrm{CYC}$ | $\overline{\text { INC }}$ cycle time | 4 |  |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{R}}, \mathrm{t}_{\mathrm{F}}$ (Note 7) | $\overline{\mathrm{INC}}$ input rise and fall time |  |  | 500 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {PU }}$ (Note 7) | Power up to wiper stable |  |  | 5 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{R}} \mathrm{V}_{\mathrm{CC}}$ (Note 7) | VCC Power-up rate | 15 |  | 50 | $\mathrm{mV} / \mu \mathrm{s}$ |
| $t_{\text {WR }}$ | Store cycle |  | 5 | 10 | ms |

## Power Up and Down Requirements

There are no restrictions on the power-up or power-down conditions of $V_{C C}$ and the voltages applied to the potentiometer pins provided that $\mathrm{V}_{\mathrm{CC}}$ is always more positive than or equal to $\mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\mathrm{L}}$, and $\mathrm{V}_{\mathrm{W}}$, i.e., $\mathrm{V}_{\mathrm{C}} \geq \mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{W}}$. The $\mathrm{V}_{\mathrm{CC}}$ ramp rate spec is always in effect.

## A.C. Timing



NOTES:
6. Typical values are for $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ and nominal supply voltage.
7. This parameter is not $100 \%$ tested.
8. MI in the $\mathrm{A} . \mathrm{C}$. timing diagram refers to the minimum incremental change in the $\mathrm{V}_{\mathrm{W}}$ output due to a change in the wiper position.

## Basic Configurations of Electronic Potentiometers



THREE-TERMINAL POTENTIOMETER; VARIABLE VOLTAGE DIVIDER


TWO-TERMINAL VARIABLE RESISTOR; VARIABLE CURRENT

## Basic Circuits

BUFFERED REFERENCE VOLTAGE


CASCADING TECHNIQUES
=

NONINVERTING AMPLIFIER


VOLTAGE REGULATOR


$$
\mathrm{V}_{\mathrm{O}}(\mathrm{REG})=1.25 \mathrm{~V}\left(1+\mathrm{R}_{2} / \mathrm{R}_{1}\right)+\operatorname{ladj} \mathrm{R}_{2}
$$

COMPARATOR WITH HYSTERESIS

$\mathrm{V}_{\mathrm{UL}}=\left\{\mathrm{R}_{1} /\left(\mathrm{R}_{1}+\mathrm{R}_{2}\right)\right\} \mathrm{V}_{\mathrm{O}}($ max $)$
$V_{L L}=\left\{R_{1} /\left(R_{1}+R_{2}\right)\right\} V_{O}(\min )$
(FOR ADDITIONAL CIRCUITS, SEE AN115)

Small Outline Plastic Packages (SOIC)


NOTES:

1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Dimension " $D$ " does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15 mm (0.006 inch) per side.
4. Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25 mm ( 0.010 inch) per side.
5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
6. " L " is the length of terminal for soldering to a substrate.
7. " N " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. The lead width "B", as measured 0.36 mm ( 0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61 mm ( 0.024 inch).
10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

M8.15 (JEDEC MS-012-AA ISSUE C) 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |  |  |  |  |  |  |  |
| A | 0.0532 | 0.0688 | 1.35 | 1.75 | - |  |  |  |  |  |  |  |
| A1 | 0.0040 | 0.0098 | 0.10 | 0.25 | - |  |  |  |  |  |  |  |
| B | 0.013 | 0.020 | 0.33 | 0.51 | 9 |  |  |  |  |  |  |  |
| C | 0.0075 | 0.0098 | 0.19 | 0.25 | - |  |  |  |  |  |  |  |
| D | 0.1890 | 0.1968 | 4.80 | 5.00 | 3 |  |  |  |  |  |  |  |
| E | 0.1497 | 0.1574 | 3.80 | 4.00 | 4 |  |  |  |  |  |  |  |
| e | 0.050 |  |  | BSC | 1.27 |  | BSC | - |  |  |  |  |
| H | 0.2284 | 0.2440 | 5.80 | 6.20 | - |  |  |  |  |  |  |  |
| h | 0.0099 | 0.0196 | 0.25 | 0.50 | 5 |  |  |  |  |  |  |  |
| L | 0.016 | 0.050 | 0.40 | 1.27 | 6 |  |  |  |  |  |  |  |
| N | 8 |  |  |  |  |  |  |  |  |  |  |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ | 7 |  |  |  |  |  |  |  |

Rev. 1 6/05

Mini Small Outline Plastic Packages (MSOP)


NOTES:

1. These package dimensions are within allowable dimensions of JEDEC MO-187BA.
2. Dimensioning and tolerancing per ANSI Y14.5M-1994.
3. Dimension " $D$ " does not include mold flash, protrusions or gate burrs and are measured at Datum Plane. Mold flash, protrusion and gate burrs shall not exceed 0.15 mm ( 0.006 inch) per side.
4. Dimension "E1" does not include interlead flash or protrusions and are measured at Datum Plane. -H - Interlead flash and protrusions shall not exceed 0.15 mm ( 0.006 inch) per side.
5. Formed leads shall be planar with respect to one another within $0.10 \mathrm{~mm}(0.004)$ at seating Plane.
6. "L" is the length of terminal for soldering to a substrate.
7. " N " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08 mm ( 0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07 mm ( 0.0027 inch).
10. Datums $-\mathrm{A}-$ and $-\mathrm{B}-$ to be determined at Datum plane $-\mathrm{H}-$.
11. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only.

M8.118 (JEDEC MO-187AA)
8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | 0.037 | 0.043 | 0.94 | 1.10 | - |
| A1 | 0.002 | 0.006 | 0.05 | 0.15 | - |
| A2 | 0.030 | 0.037 | 0.75 | 0.95 | - |
| b | 0.010 | 0.014 | 0.25 | 0.36 | 9 |
| c | 0.004 | 0.008 | 0.09 | 0.20 | - |
| D | 0.116 | 0.120 | 2.95 | 3.05 | 3 |
| E1 | 0.116 | 0.120 | 2.95 | 3.05 | 4 |
| e | 0.026 BSC |  | 0.65 BSC |  | - |
| E | 0.187 | 0.199 | 4.75 | 5.05 | - |
| L | 0.016 | 0.028 | 0.40 | 0.70 | 6 |
| L1 | 0.037 REF |  | 0.95 REF |  | - |
| N | 8 |  | 8 |  | 7 |
| R | 0.003 | - | 0.07 | - | - |
| R1 | 0.003 | - | 0.07 | - | - |
| 0 | $5^{0}$ | $15^{\circ}$ | $5^{0}$ | $15^{\circ}$ | - |
| $\alpha$ | $0^{0}$ | $6^{0}$ | $0^{0}$ | $6^{0}$ | - |

Rev. 2 01/03

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

